# Computer Organization and Architecture

- Computer Organization deals with the functions and designs of various computer units that process and stores information
- Computer Architecture encompasses the specification of instruction set and how the hardware units implements the instructions

# **Functional Units of a Computer**

## **FUNCTIONAL UNITS OF COMPUTER**

- Input Unit
- Output Unit
- Central processing Unit (ALU and Control Units)
- Memory
- Bus Structure



Figure 1.1 Basic functional units of a computer.

# **Function**



- ALL computer functions are:
  - Data PROCESSING
  - Data <u>STORAGE</u>
  - Data MOVEMENT
  - CONTROL

Data = Information

Coordinates How Information is Used

NOTHING ELSE!

### **INPUT UNIT:**

- •Converts the external world data to a binary format, which can be understood by CPU
- Eg: Keyboard, Mouse, Joystick etc

### **OUTPUT UNIT:**

- •Converts the binary format data to a format that a common man can understand
- •Eg: Monitor, Printer, LCD, LED etc

### **CPU**

- •The "brain" of the machine
- Responsible for carrying out computational task
- Contains ALU, CU, Registers
- ALU Performs Arithmetic and logical operations
- •CU Provides control signals in accordance with some timings which in turn controls the execution process
- Register Stores data and result and speeds up the operation

Example Add R1, R2

T1 ———Enable R1

T2 — Enable R2 ◀

T3 → Enable ALU for addition operation

T4 Enable out put of ALU to store result of the operation



- •Control unit works with a reference signal called processor clock
- Processor divides the operations into basic steps

• Each basic step is executed in one clock cycle

### **MEMORY**

- ➤Stores data, results, programs
- ➤ Two class of storage
- (i) Primary (ii) Secondary
- ➤ Two types are RAM or R/W memory and ROM read only memory
- ➤ROM is used to store data and program which is not going to change.
- ➤ Secondary storage is used for bulk storage or mass storage

### Primary Memory

- Fastest memory storage
- Semiconductor storage cells each with one bit information
- Group of cells of fixed size words
- Word length no of bits in each word

### • RAM

- It allows to access any word location in memory in a short and fixed amount of time after specifying its address
- Memory access time Time required to access one word
- Small and fast RAM units are called as Caches
- Largest and slowest is called main memory

# **Basic Operational Concepts**

## **Basic Function of Computer**

- To Execute a given task as per the appropriate program
- Program consists of list of instructions stored in memory

## Review

- Activity in a computer is governed by instructions.
- To perform a task, an appropriate program consisting of a list of instructions is stored in the memory.
- Individual instructions are brought from the memory into the processor, which executes the specified operations.
- Data to be used as operands are also stored in the memory.

# A Typical Instruction

- Add LOCA, R0
- Add the operand at memory location LOCA to the operand in a register R0 in the processor.
- Place the sum into register R0.
- The original contents of LOCA are preserved.
- The original contents of R0 is overwritten.
- Instruction is fetched from the memory into the processor – the operand at LOCA is fetched and added to the contents of RO – the resulting sum is stored in register RO.

# Separate Memory Access and ALU Operation

- Load LOCA, R1
- Add R1, R0
- Whose contents will be overwritten?



Interconnection between Processor and Memory

## **Registers**

Registers are fast stand-alone storage locations that hold data temporarily. Multiple registers are needed to facilitate the operation of the CPU. Some of these registers are

- ☐ Two registers-MAR (Memory Address Register) and MDR (Memory Data Register): To handle the data transfer between main memory and processor. MAR-Holds addresses, MDR-Holds data
- ☐ Instruction register (IR) : Hold the Instructions that is currently being executed
- □ Program counter: Points to the next instructions that is to be fetched from memory

- (PC) → (MAR)( the contents of PC transferred to MAR)
- •(MAR) → (Address bus) Select a particular memory location
- Issues RD control signals
- Reads instruction present in memory and loaded into MDR
- Will be placed in IR (Contents transferred from MDR to IR)

- Instruction present in IR will be decoded by which processor understand what operation it has to perform
- •Increments the contents of PC by 1, so that it points to the next instruction address
- •If data required for operation is available in register, it performs the operation
- •If data is present in memory following sequence is performed

- Address of the dataMAR
- MAR → select memory location
- RD signal is issued
- Reads data via data bus
   MDR
- •From MDR data can be directly routed to ALU or it can be placed in register and then operation can be performed
- Results of the operation can be directed towards output device, memory or register
- Normal execution preempted (interrupt)

# Interrupt

- An interrupt is a request from I/O device for service by processor
- Processor provides requested service by executing interrupt service routine (ISR)
- Contents of PC, general registers, and some control information are stored in memory.
- When ISR completed, processor restored, so that interrupted program may continue

# **BUS STRUCTURE Connecting CPU and memory**

The CPU and memory are normally connected by three groups of connections, each called a **bus**: *data bus*, *address bus* and *control bus* 



**Connecting CPU and memory using three buses** 

### **BUS STRUCTURE**

- •Group of wires which carries information form CPU to peripherals or vice versa
- •Single bus structure: Common bus used to communicate between peripherals and microprocessor



SINGLE BUS STRUCTURE

#### Continued:-

• To improve performance multibus structure can be used

•In two – bus structure: One bus can be used to fetch instruction other can be used to fetch data, required for execution.

•Thus improving the performance ,but cost increases



| $A_2$ | A <sub>1</sub> | $A_0$ | Selected location        |
|-------|----------------|-------|--------------------------|
| 0     | 0              | 0     | 0 <sup>th</sup> Location |
| 0     | 0              | 1     | 1 <sup>st</sup> Location |
| 0     | 1              | 0     |                          |
| 0     | 1              | 1     |                          |
| 1     | 0              | 0     |                          |
| 1     | 0              | 1     |                          |
| 1     | 1              | 0     |                          |
| 1     | 1              | 1     |                          |

### Cont:-

- • $2^3$  = 8 i.e. 3 address line is required to select 8 location
- •In general  $2^x = n$  where x number of address lines (address bit) and n is number of location
- •Address bus: unidirectional: group of wires which carries address information bits from processor to peripherals (16,20,24 or more parallel signal lines)

### Cont:-

- **Databus**: bidirectional: group of wires which carries data information bit from processor to peripherals and vice versa
- •Controlbus: bidirectional: group of wires which carries control signals from processor to peripherals and vice versa
- Figure below shows address, data and control bus and their connection with peripheral and microprocessor



Single bus structure showing the details of connection

# Memory Locations, Addresses, and Operations

# Memory Location, Addresses, and

# Operation

- Memory consists of many millions of storage cells, each of which can store 1 bit of data.
- Data is usually accessed in n-bit groups. n is called word length.



Figure 2.5. Memory words.

## **MEMORY LOCATIONS AND ADDRESSES**

- •Main memory consists of a collection of storage locations, each with a unique identifier, called an address.
- •Data is transferred to and from memory in groups of bits called **words**. A word can be a group of 8 bits, 16 bits, 32 bits or 64 bits (and growing).
- •If the word is 8 bits, it is referred to as a **byte**. The term "byte" is so common in computer science that sometimes a 16-bit word is referred to as a 2-byte word, or a 32-bit word is referred to as a 4-byte word.



Figure 5.3 Main memory

## **Address space**

- •To access a word in memory requires an identifier. Although programmers use a name to identify a word (or a collection of words), at the hardware level each word is identified by an address.
- •The total number of uniquely identifiable locations in memory is called the **address space**.
- •For example, a memory with 64 kilobytes (16 address line required) and a word size of 1 byte has an address space that ranges from 0 to 65,535.

Table 5.1 Memory units

| Unit     | Exact Number of Bytes                 | Approximation          |
|----------|---------------------------------------|------------------------|
| kilobyte | 2 <sup>10</sup> (1024) bytes          | 10 <sup>3</sup> bytes  |
| megabyte | 2 <sup>20</sup> (1,048,576) bytes     | 10 <sup>6</sup> bytes  |
| gigabyte | 2 <sup>30</sup> (1,073,741,824) bytes | 10 <sup>9</sup> bytes  |
| terabyte | 2 <sup>40</sup> bytes                 | 10 <sup>12</sup> bytes |



Memory addresses are defined using unsigned binary integers.

## Example 1

A computer has 32 MB (megabytes) of memory. How many bits are needed to address any single byte in memory?

#### **Solution**

The memory address space is 32 MB, or  $2^{25}$  ( $2^5 \times 2^{20}$ ). This means that we need  $\log_2 2^{25}$ , or 25 bits, to address each byte.

### Example 2

A computer has 128 MB of memory. Each word in this computer is eight bytes. How many bits are needed to address any single word in memory?

#### **Solution**

The memory address space is 128 MB, which means  $2^{27}$ . However, each word is eight  $(2^3)$  bytes, which means that we have  $2^{24}$  words. This means that we need  $\log_2 2^{24}$ , or 24 bits, to address each word.

## MEMORY ADDRESSING

> BYTE ADDRESSABILITY

> MEMORY ASSIGNMENT

LITTLE ENDIAN BIG ENDIAN



- ➤ In theoretical approach each row is called as <u>WORD</u> or <u>LOCATION</u>
- ➤ But in practice each location contains one byte information, which is referred as byte addressability

### BIG ENDIAN AND LITTLE ENDIAN

➤ If the least significant byte of the word occupies the lower address in memory it is called Little endian scheme

➤ Eg: INTEL 8085 INTEL 8086 Processor uses this scheme

➤ If the most significant byte of the word occupies the lower address in memory it is called Big endian scheme

➤ Eg: Motorola and Power PC Processors

#### **SUMMARY:**

| ►In case of 16 bit data, align | ed words begin at byte ac | ddresses of 0,2,4, |
|--------------------------------|---------------------------|--------------------|
|--------------------------------|---------------------------|--------------------|

- ➤In case of 32 bit data, aligned words begin at byte address of 0,4,8,.....
- ➤In case of 64 bit data, aligned words begin at byte addresses of 0,8,16,.....
- ➤In some cases words can start at an arbitrary byte address also then, we say that word locations are unaligned

# Big endian Assignment



# Little – Endian assignment:

In this scheme byte 0 appears as the right most byte of word 0. Low order bytes represents least significant bytes or right most bytes.



#### Conventions for numbering bits in a memory word

For example 68000 processor uses a convention in which bit 0 (b0) is treated as least significant bit (LSB) of a word.



➤ Using the other convention, Power PC for example treats bit 0 (b0) as the most significant bit (MSB) of a memory word.



## Word Alignment

```
It refers to grouping of bytes in sequence in a given memory unit.
         For a computer with 32-bit word length
word 0 at address 0 (comprising bytes 0,1,2,3),
word 1 at address 4 (comprising bytes 4,5,6,7)
word 2 at address 8 (comprising bytes 8,9,10,11) . . .
          > Similarly for a computer with 16-bit word length:
word 0 at address 0 (comprising bytes 0,1),
word 1 at address 2 (comprising bytes 2,3)
word 2 at address 4 (comprising bytes 4,5) . . .
          > Similarly for a computer with 64-bit word length:
word 0 at address 0 (comprising bytes 0,1,2,3,4,5,6,7),
word 1 at address 8 (comprising bytes 8,9,10,11,12,13,14,15)
word 2 at address 16 (comprising bytes 16,17,18,19,20,21,22,23) . . .
```

# MEMORY OPERATION

LOAD (READ OR FETCH)

STORE (WRITE)

While executing a program, two distinct operations associated with Processor-Memory interaction are:

- ➤ Load operation / Memory Read (Instruction fetch / Operand fetch)
- Store operation / Memory Write (Write computed results)



### READ OR FETCH

➤ Processor sends addresses selects the particular memory location

➤ Issues read signal

➤ Reads the data via data bus (memory sends data to the processor)

### STORE OR WRITE

➤ Processor sends address and selects the particular memory location

➤ Issues write signal

>Sends the data via data bus and write into the selected particular memory location

# Instruction and Instruction Sequencing

- An instruction is a command to the processor to perform a given task on data operands.
- A program is a set of instructions that specify operations, operands & the sequence by which processing has to occur.
- > Thus operation of a computer is controlled by stored program
- In general a computer must support 4 categories of operations:
  - 1.Data Movement : To conduct I/O transfers
  - 2.Data Storage : Across Memory and processor registers.
  - 3. Data Processing : Arithmetic and logical operations
  - 4. Program sequencing and control: Test and Branch.

## Register Transfer Notation

- > Data operands & Instructions are situated in main memory locations & processor registers.
- ➤ Like mnemonics for Opcodes, Symbolic names or label identifiers are used to name or identify such locations.
- For instances memory location names include M, LOC, A, B, C, SUM, N1, VAR1, VAR2, NUM1, etc.,
- ➤ Similarly processor register names include R0, R1, R2, R3, R4, R5, etc., and registers of I/O subsystem may be designated as DATAIN, DATAOUT etc.

➤ While depicting operations, the contents of a memory location or a register are denoted by placing the corresponding name in a pair of square brackets.

For instance :  $R0 \leftarrow [M]$ 

Suggests to copy contents of memory location M to register RO

➤ The corresponding instruction is MOVE M, RO,

➤ Similarly : MOVE R1, SUM Suggests : SUM ← [R1]

➤ The instruction : MOVE B, LOC Metansory: Location (B) Register

Register 

Memory Location

➤ Similar operations that involve Registers only are:

$$R1 \leftarrow [R2]$$
 MOVE R2, R1

$$\triangleright$$
 R1  $\leftarrow$  [R1] + [R3] ADD R3, R1

Suggest to add contents of register R1 and register R3 and rewrite the R1 contents to store the sum.

➤ All such notations with leftward arrow (←) assignment operations involving register locations give rise to what is known as **Register Transfer Notation** 

## **Assembly Language Notation**

> An assignment statement in a High Level Language Program:

$$S = P + Q$$

- Here P, Q & S are variables.
- Variable name refers to symbolic address of memory location from which data operand can be read or written.

$$S \leftarrow [P] + [Q]$$

- This operation suggests contents of two memory locations P and Q are fetched from memory and transferred into processor where sum of two numbers is performed. The resulting sum is then sent back to memory and stored in memory location S.
- An instruction to this effect in Assembly Language Notation:

Add P, Q, S

- ➤ Consider R1 ← [R1] + [R3]
- > Equivalent Assembly Language instruction is Add R3, R1.
- Here the operation Code Mnemonicis Add
- > Register Locations R1, R3 represent operand fields
- > Similarly, in the instruction ADD R1, SUM

- >RTN is easy to understand and but cannot be used to represent machine instructions
- Mnemonics can be converted to machine language, which processor understands using assembler

#### Eg:

- 1. MOVE LOCN, R2
- 2. ADD R3, R2, R4

## **Basic Instruction Types**

- ☐ Three Address Instruction
- ☐ Two Address Instruction
- One Address Instruction
- Zero Address Instruction

#### Three – Address Instruction

Suppose we would like to use a single machine instruction to perform the following addition operation:

$$S \leftarrow [P] + [Q]$$

We will have to use a **three** – **address instruction** to carry out addition and to store the sum in a third variable **S**.

> Then three address instruction to perform addition is:

Add P, Q, S

#### General form of three – address instruction



#### Two – Address Instruction

➤ Two – address instruction general format:



 $\triangleright$  To perform operation of addition as :  $Q \leftarrow [P] + [Q]$ 

> Here one of the operand i.e. destination operand Q acts as source as well as destination.



> To perform

- $S \leftarrow [P] + [Q]$
- ➤ Use two address instructions sequence: MOVE Q, S

ADD P, S

#### One – Address Instruction

- One –address instruction format specify a single operand along with operation code.
- The requirement of second operand is fulfilled by an implicit processor register known as Accumulator (AC).

```
Example of one-address instruction: ADD Q

It Specify: AC ← [AC] + [Q]

Load P Suggest AC ← [P] (Fetch P into AC)

Store S Indicate S ← [AC] (Write AC into S)

To perform S ← [P] + [Q]

Use one – address instructions: Load P; AC ← [P]

Add Q; AC ← [AC] + [Q]

Store S; S ← [AC]
```

#### Zero – Address Instruction

- ➤ Stack organized computer make use of a special memory structure called push down stack to store operands. In such computer machines it is possible to use instructions that contain only operation codes and no explicit operands.
- ➤ The name Zero address specifies the absence of an address field of operands in machine instructions.
- > Example of Zero address instruction: ADD
- $\triangleright$  To perform operation of addition as TOS  $\leftarrow$  (P + Q)

#### **Instruction Execution & Straight line sequencing**

```
We shall rewrite instructions to perform S \leftarrow [P] + [Q] as:

Move P, R0 ; R0 \leftarrow [P]

Add Q, R0 ; R0 \leftarrow [R0] + [Q]

Move R0, S ; S \leftarrow [R0]
```

- Instructions of a given program are fetched one at a time in the increasing order of their memory addresses.
- > Straight line sequencing: If fetching and executing of instructions is carried out one by one from successive addresses of memory, it is called straight line sequencing.

# Continued

- ➤ If processor supports ALU operations one data in memory and other in register then the instruction sequence is
- MOVE D, Ri
- ADD E, Ri
- MOVE Ri, F
- ➤ If processor supports ALU operations only with registers then one has to follow the instruction sequence given below
- LOAD D, Ri
- LOAD E, Rj
- ADD Ri, Rj
- MOVE Rj, F

Example: Evaluate (A+B) \* (C+D)

Three-Address

```
1. ADD R1, A, B ; R1 \leftarrow M[A] + M[B]
```

2. ADD R2, C, D ; R2  $\leftarrow$  M[C] + M[D]

3. MUL X, R1, R2 ;  $M[X] \leftarrow R1 * R2$ 

**----**

Example: Evaluate (A+B) \* (C+D)

Two-Address

```
1. MOV R1, A ; R1 \leftarrow M[A]
```

2. ADD R1, B ; R1 
$$\leftarrow$$
 R1 + M[B]

3. MOV R2, C ; R2 
$$\leftarrow$$
 M[C]

4. ADD R2, D ; R2 
$$\leftarrow$$
 R2 + M[D]

5. MUL R1, R2 ; R1 
$$\leftarrow$$
 R1 \* R2

6. MOV X, R1 ; 
$$M[X] \leftarrow R1$$

Example: Evaluate (A+B) \* (C+D)

One-Address

7. STORE X

```
1. LOAD A ; AC \leftarrow M[A]
2. ADD B ; AC \leftarrow AC + M[B]
3. STORE T ; M[T] \leftarrow AC
4. LOAD C ; AC \leftarrow M[C]
5. ADD D ; AC \leftarrow AC + M[D]
6. MUL T ; AC \leftarrow AC * M[T]
```

 $; M[X] \leftarrow AC$ 

**----**

Example: Evaluate (A+B) \* (C+D)

Zero-Address

```
1. PUSH A ; TOS \leftarrow A 
2. PUSH B ; TOS \leftarrow B
```

3. ADD ; TOS 
$$\leftarrow$$
 (A + B)

4. PUSH C ; TOS 
$$\leftarrow$$
 C

5. PUSH D ; TOS 
$$\leftarrow$$
 D

6. ADD ; 
$$TOS \leftarrow (C + D)$$

7. MUL ; TOS 
$$\leftarrow$$
 (C+D)\*(A+B)

8. POP X ;  $M[X] \leftarrow TOS$ 

# **Basic Instruction Cycle**

- Basic computer operation cycle
  - Fetch the instruction from memory into a control register (PC)
  - Decode the instruction
  - Locate the operands used by the instruction
  - Fetch operands from memory (if necessary)
  - Execute the operation in processor registers
  - Store the results in the proper place
  - Go back to step 1 to fetch the next instruction

# INSTRUCTION EXECUTION & STRIAGHT LINE SEQUENCING



- PC Program counter: hold the address of the next instruction to be executed
- Straight line sequencing: If fetching and executing of instructions is carried out one by one from successive addresses of memory, it is called straight line sequencing.
- Major two phase of instruction execution
- Instruction fetch phase: Instruction is fetched form memory and is placed in instruction register IR
- Instruction execute phase: Contents of IR is decoded and processor carries out the operation either by reading data from memory or registers.

# **BRANCHING**



A straight line program for adding n numbers

Using a loop to add n numbers

# **BRANCHING**

- Branch instruction are those which changes the normal sequence of execution.
- Sequence can be changed either conditionally or unconditionally.
- Accordingly we have conditional branch instructions and unconditional branch instruction.
- Conditional branch instruction changes the sequence only when certain conditions are met.
- Unconditional branch instruction changes the sequence of execution irrespective of condition of the results.

#### **CONDITION CODES**

➤ CONDITIONAL CODE FLAGS: The processor keeps track of information about the results of various operations for use by subsequent conditional branch instructions

N – Negative 1 if results are Negative

O if results are Positive

• Z – Zero 1 if results are Zero

O if results are Non zero

V – Overflow 1 if arithmetic overflow occurs

0 non overflow occurs

• C – Carry 1 if carry and from MSB bit

0 if there is no carry from MSB bit

# Conditional Branch Instructions

#### Example:

-A: 11110000

-B: 00010100



**Overflow** occurs when the magnitude of a number exceeds the range allowed by the size of the bit field

#### **Status Bits**



**----**



| Opcode | R-address | R-address | R-address | Opcode | Memory    | address | R-address |
|--------|-----------|-----------|-----------|--------|-----------|---------|-----------|
| Opcode | R-address | R-address |           | Opcode | R-address | Memory  | address   |
| Opcode | R-address |           |           | Opcode | R-address | n       | 0 or 1    |
|        |           | Opcode    |           |        |           |         |           |

b. Instruction types

#### Figure Format and different instruction types

#### **Processing the instructions**

Simple computer, like most computers, uses machine cycles.

A cycle is made of three phases: fetch, decode and execute.

During the fetch phase, the instruction whose address is determined by the PC is obtained from the memory and loaded into the IR. The PC is then incremented to point to the next instruction.

During the decode phase, the instruction in IR is decoded and the required operands are fetched from the register or from memory.

During the execute phase, the instruction is executed and the results are placed in the appropriate memory location or the register.

Once the third phase is completed, the control unit starts the cycle again, but now the PC is pointing to the next instruction.

The process continues until the CPU reaches a HALT instruction.

# Types of Addressing Modes

The different ways in which the location of the operand is specified in an instruction are referred to as addressing modes

- Immediate Addressing
- Direct Addressing
- Indirect Addressing
- Register Addressing
- Register Indirect Addressing
- Relative Addressing
- Indexed Addressing

#### Immediate Addressing

- Operand is given explicitly in the instruction
- Operand = Value
- e.g. ADD 5
  - Add 5 to contents of accumulator
  - 5 is operand
- No memory reference to fetch data
- Fast
- Limited range

#### Instruction

| opcode |         |
|--------|---------|
|        | operand |

#### **Direct Addressing**

- Address field contains address of operand
- Effective address (EA) = address field (A)
- e.g. ADD A
  - Add contents of cell A to accumulator
  - Look in memory at address A for operand
- Single memory reference to access data
- No additional calculations to work out effective address
- Limited address space

### Direct Addressing Diagram



# Indirect Addressing (1)

- Memory cell pointed to by address field contains the address of (pointer to) the operand
- EA = [A]
  - Look in A, find address (A) and look there for operand
- e.g. ADD (A)
  - Add contents of cell pointed to by contents of A to accumulator

# Indirect Addressing (2)

- Large address space
- 2<sup>n</sup> where n = word length
- May be nested, multilevel, cascaded
  - e.g. EA = (((A)))
    - Draw the diagram yourself
- Multiple memory accesses to find operand
- Hence slower

### Indirect Addressing Diagram

Instruction



# Register Addressing (1)

- Operand is held in register named in address field
- EA = R
- Limited number of registers
- Very small address field needed
  - Shorter instructions
  - Faster instruction fetch

# Register Addressing (2)

- No memory access
- Very fast execution

- Very limited address space
- Multiple registers helps performance
  - Requires good assembly programming or compiler writing

# Register Addressing Diagram



#### Register Indirect Addressing

- C.f. indirect addressing
- EA = [R]
- Operand is in memory cell pointed to by contents of register R
- Large address space (2<sup>n</sup>)
- One fewer memory access than indirect addressing

#### Register Indirect Addressing Diagram



# Indexed Addressing

- EA = X + [R]
- Address field hold two values
  - X = constant value (offset)
  - R = register that holds address of memory locations
  - or vice versa
- ☐ (Offset given as constant or in the index register)
  Add 20(R1),R2 or Add 1000(R1),R2

# Indexed Addressing Diagram



## Relative Addressing

- A version of displacement addressing
- R = Program counter, PC
- EA = X + (PC)
- i.e. get operand from X bytes away from current location pointed to by PC
- c.f locality of reference & cache usage

#### Auto increment mode

- The effective address of the operand is the contents of a register specified in the instruction.
- After accessing the operand, the contents of this register are automatically incremented to point to the next item in the list
- EA=[Ri]; Increment Ri ---- (Ri)+

  Eg: Add (R2)+,R0

#### Auto decrement mode

 The contents of a register specified in the instruction are first automatically decremented and are then used as the effective address of the operand

• Decrement Ri; EA= [Ri] ---- -(Ri)